• Àüü
  • ÀüÀÚ/Àü±â
  • Åë½Å
  • ÄÄÇ»ÅÍ
´Ý±â

»çÀÌÆ®¸Ê

Loading..

Please wait....

±¹³» ³í¹®Áö

Ȩ Ȩ > ¿¬±¸¹®Çå > ±¹³» ³í¹®Áö > Çѱ¹Á¤º¸°úÇÐȸ ³í¹®Áö > Á¤º¸°úÇÐȸ ³í¹®Áö C : ÄÄÇ»ÆÃÀÇ ½ÇÁ¦

Á¤º¸°úÇÐȸ ³í¹®Áö C : ÄÄÇ»ÆÃÀÇ ½ÇÁ¦

Current Result Document : 2 / 3   ´ÙÀ½°Ç ´ÙÀ½°Ç

ÇѱÛÁ¦¸ñ(Korean Title) FPGA ¼³°è µ¥ÀÌÅͷκÎÅÍ Verilog ±â´É ¸ðµ¨ ÃßÃâ
¿µ¹®Á¦¸ñ(English Title) Verilog Functional Model Extraction from FPGA Design Data
ÀúÀÚ(Author) ÀÌÁ¾±æ   Àå°æ¼±   Á¶ÇÑÁø   Jongkil Lee   Kyoungson Jhang   Hanjin Cho  
¿ø¹®¼ö·Ïó(Citation) VOL 18 NO. 05 PP. 0380 ~ 0388 (2012. 05)
Çѱ۳»¿ë
(Korean Abstract)
XDLÀº XILINX »ç FPGAÀÇ ¼³°è µ¥ÀÌÅͷμ­, ÅؽºÆ® ÇüÅ·ΠµÇ¾î ÀÖ°í, ¹èÄ¡ ¹× ¹è¼± Á¤º¸»Ó ¾Æ´Ï¶ó configuration Á¤º¸±îÁö Æ÷ÇÔÇϹǷÎ, ¸ÅÇÎ °úÁ¤À̳ª ¹èÄ¡ ¹è¼± °úÁ¤À» °³¼±ÇÏ·Á´Â ¸¹Àº tool °³¹ßÀÚµéÀ̳ª »ç¿ëÀڵ鿡°Ô µµ¿òÀ» ÁÖ´Â ¾ð¾îÀÌ´Ù. º» ³í¹®¿¡¼­´Â ÇÕ¼º °úÁ¤¿¡¼­ »ý¼ºµÇ´Â XDLÀ» ºÐ¼®Çؼ­, Verilog ±â´É ¸ðµ¨À» »ý¼ºÇÏ´Â ¹æ¹ýÀ» Á¦½ÃÇÑ´Ù. º» ¿¬±¸ °á°ú´Â XDLÀ» ó¸®ÇÏ´Â ´Ù¸¥ ÀÀ¿ë¿¡µµ Àû¿ëµÉ ¼ö ÀÖÀ» °ÍÀÌ´Ù. ¸î °¡Áö Verilog ¿¹Á¦¿¡ ´ëÇؼ­, ¿ø·¡ Verilog ¿¹Á¦¿Í ÇÕ¼ºÀ¸·Î ¾òÀº XDL¿¡¼­ ÃßÃâµÈ Verilog ¿¹Á¦ÀÇ ½Ã¹Ä·¹ÀÌ¼Ç °á°ú¸¦ ºñ±³ÇÔÀ¸·Î½á, Á¦½ÃµÈ ¹æ¹ýÀÌ ¿Ã¹Ù¸£°Ô µ¿ÀÛÇÔÀ» º¸¿´´Ù.
¿µ¹®³»¿ë
(English Abstract)
XDL is a text-based language that represents XILINX FPGA design data which includes mapping, placement and routing information as well as configuration information. FPGA tool developers may utilize XDL to improve their tools performance for mapping, placement, routing, and etc. This paper presents a scheme to extract Verilog functional model from XDL produced during synthesis process. The scheme can be applied with some modifications to other applications that deal with XDL. With experiments, we show that the proposed scheme works correctly by comparing the simulation results of the original Verilog file and the extracted one for several Verilog examples.
Å°¿öµå(Keyword) FPGA   XDL   Verilog   XDLRC  
ÆÄÀÏ÷ºÎ PDF ´Ù¿î·Îµå